Computer Organization, Design, and Architecture
CRC Press (Verlag)
978-1-032-80514-6 (ISBN)
This edition incorporates updates to reflect contemporary organizations and devices, including graphics processing units (GPUs), quantum computing, and the latest supercomputer systems. It also includes a description of the two popular Instruction Set Architectures (ARM and RISC-V).
The book is suitable for a one-or two-semester undergraduate or beginning graduate course in computer science and computer engineering; its previous editions have been adopted by 120+ universities around the world.
The book covers the topics suggested by the recent IEEE/ACM curriculum for “computer architecture and organization.”
Dr. Sajjan G. Shiva is First Horizon Foundation Distinguished Professor of Computer Science at the University of Memphis. He joined the university in 2002 as the director of the Computer Science Division, transitioned it into the Department of Computer Science in 2005, and served as the founding chair through 2015. He has served on the computer science faculties at the University of Alabama in Huntsville and Alabama A&M University. He has also served as the manager of Software Quality Assurance at Teledyne Brown Engineering; senior software engineer and executive manager (Technical) at Intergraph Corporation; and technical advisor, Computer Technologies Division, U.S. Army Space and Strategic Defense Command. Dr. Shiva has consulted with industry and government organizations in the areas of software engineering, computer architecture, and artificial intelligence. He is a life fellow of IEEE and a life member of ACM. He has received research funding from NSF, NASA, U.S. Department of Defense, and ONR. His current interests are game theoretic cybersecurity, secure software engineering, and artificial intelligent systems development methodologies.
1. Introduction. 2. Number Systems and Codes. 3. Combinational Logic. 4. Sequential Logic. 5. A Simple Computer: Organization and Programming. 6. A Simple Computer: Hardware Design. 7. Input/Output. 8. Processor and Instruction-Set Architectures. 9. Memory and Storage. 10. Arithmetic/Logic Unit Enhancement. 11. Control Unit Enhancement. 12. Advanced Architectures. 13. Embedded Systems. 14. Mobile Processors and Systems on Chip. 15. Computer Networks and Distributed Processing. 16. Performance Evaluation Appendix A: Details of Representative Integrated Circuit. Appendix B: Stack Implementation. Appendix C: ARM Instruction Set Architecture. Appendix D; RISC-V Instruction Set Architecture.
| Erscheinungsdatum | 13.05.2025 |
|---|---|
| Zusatzinfo | 49 Tables, black and white; 409 Line drawings, black and white; 22 Halftones, black and white; 431 Illustrations, black and white |
| Verlagsort | London |
| Sprache | englisch |
| Maße | 178 x 254 mm |
| Gewicht | 1490 g |
| Themenwelt | Mathematik / Informatik ► Informatik ► Netzwerke |
| Mathematik / Informatik ► Informatik ► Theorie / Studium | |
| ISBN-10 | 1-032-80514-5 / 1032805145 |
| ISBN-13 | 978-1-032-80514-6 / 9781032805146 |
| Zustand | Neuware |
| Informationen gemäß Produktsicherheitsverordnung (GPSR) | |
| Haben Sie eine Frage zum Produkt? |
aus dem Bereich