Zum Hauptinhalt springen
Nicht aus der Schweiz? Besuchen Sie lehmanns.de
Handbook of Computer Architecture -

Handbook of Computer Architecture

Anupam Chattopadhyay (Herausgeber)

Buch | Hardcover
1471 Seiten
2024 | 2025 ed.
Springer Nature (Verlag)
978-981-97-9313-6 (ISBN)
CHF 889,95 inkl. MwSt
  • Titel nicht im Sortiment
  • Artikel merken
This handbook presents the key topics in the area of computer architecture covering from the basic to the most advanced topics, including software and hardware design methodologies. It will provide readers with the most comprehensive updated reference information covering applications in single core processors, multicore processors, application-specific processors, reconfigurable architectures, emerging computing architectures, processor design and programming flows, test and verification. This information benefits the readers as a full and quick technical reference with a high-level review of computer architecture technology, detailed technical descriptions and the latest practical applications.

Anupam Chattopadhyay received his B.E. degree from Jadavpur University, India, MSc. from ALaRI, Switzerland and PhD from RWTH Aachen in 2000, 2002 and 2008 respectively. From 2008 to 2009, he worked as a Member of Consulting Staff in CoWare R&D, Noida, India. From 2010 to 2014, he led the MPSoC Architectures Research Group in RWTH Aachen, Germany as a Junior Professor. Since 2014, he is with the College of Computing and Data Science (CCDS), Nanyang Technological University (NTU), where he is currently appointed as an Associate Professor, and also holds a courtesy appointment at SPMS, NTU. In the past, he held visiting positions at Politecnico di Torino, Italy; EPFL, Switzerland; Technion, Israel; Kyoto University, Japan and Indian Statistical Institute, Kolkata. During his doctoral studies, he worked on automatic RTL generation from the architecture description language LISA, which led to a spin-off, and subsequently was acquired by a leading EDA vendor. He developed novel high-level optimisations, verification techniques, and proposed a language-based modelling, exploration and design framework for partially re-configurable processors - many of which resulted in successful technology transfers to the EDA and Semiconductor IP industry. Anupam currently heads a team of 20+ researchers, overseeing projects in the area of computer architectures, security, design automation and emerging technologies. His research advances has been reported in more than 250 conference/journal papers (ACM/IEEE/Springer), multiple research monographs and edited books (CRC, Springer) and open-access forums. Anupam’s research in the area of emerging technologies has been covered by major news outlets across the world, including Asian Scientist, Straits Times and The Economist. Anupam regularly serves in the TPCs of top conferences, reviews journal/ conference articles and presented multiple invited seminars/tutorials in prestigious venues. He is a series editor of Springer book series on Computer Architecture and Design Methodologies. He is a senior member of ACM and IEEE. Anupam received Borcher's plaque from RWTH Aachen, Germany for outstanding doctoral dissertation in 2008, nomination for the best IP award in the ACM/IEEE DATE Conference 2016 and nomination for the best paper award in the International Conference on VLSI Design 2018 and 2020.

Single Core Processors.- Application-Specific Processors.- Multicore and Reconfigurable Architectures.- Emerging Computing Architectures.- Processor Design and Programming Flows.- Test and Verification.

Erscheinungsdatum
Zusatzinfo 419 Illustrations, color; 253 Illustrations, black and white; XXI, 1471 p. 672 illus., 419 illus. in color. In 2 volumes, not available separately.
Verlagsort Singapore
Sprache englisch
Maße 155 x 235 mm
Themenwelt Mathematik / Informatik Informatik Theorie / Studium
Mathematik / Informatik Mathematik Angewandte Mathematik
Technik Elektrotechnik / Energietechnik
Schlagworte 3D architectures • application-specific processors • Multicore Processors • neuromorphic computing • Processor Design Flows • Processor Programming Flows • Quantum Computing • reconfigurable architectures • security verification • Single Core Processors
ISBN-10 981-97-9313-0 / 9819793130
ISBN-13 978-981-97-9313-6 / 9789819793136
Zustand Neuware
Informationen gemäß Produktsicherheitsverordnung (GPSR)
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
was jeder über Informatik wissen sollte

von Timm Eichstädt; Stefan Spieker

Buch | Softcover (2024)
Springer Vieweg (Verlag)
CHF 53,15
Teil 2 der gestreckten Abschlussprüfung Fachinformatiker/-in …

von Dirk Hardy; Annette Schellenberg; Achim Stiefel

Buch | Softcover (2025)
Europa-Lehrmittel (Verlag)
CHF 37,90
Visionärin und Genie

von Vera Weidenbach

Buch | Hardcover (2025)
Rowohlt (Verlag)
CHF 37,90