Nicht aus der Schweiz? Besuchen Sie lehmanns.de
Für diesen Artikel ist leider kein Bild verfügbar.

Power Integrity Techniques in Nanometer VLSI Design

A Technical Reference Book for Fabless IC Designers and VLSI Manufacturers in Academia and Industry

(Autor)

Buch | Softcover
132 Seiten
2010
LAP Lambert Acad. Publ. (Verlag)
978-3-8433-8197-0 (ISBN)
CHF 82,55 inkl. MwSt
  • Keine Verlagsinformationen verfügbar
  • Artikel merken
This book includes three major components in details: (1) Efficient algorithms to reduce the voltage noise of on-chip power grid networks without considering process variations in traditional VLSI design are discussed. The algorithms are based on the Sequence of Linear Programming (SLP) as the optimization engine and a scheme through circuit partitioning to handle large-sized million nodes of circuit analysis. (2) A statistical model order reduction technique called Statistical Spectrum Model Order Reduction (SSMOR) is proposed to address the variation of nanometer VLSI fabrication. The analysis is based on the Hermite polynomial chaos representation of random processes. (3) Moreover, a stochastic method is proposed to analyze the variation of voltage drop in on-chip power grid networks considering lognormal leakage current variations with spatial correlations. A novel noise reduction technique for power grid networks in VLSI design is proposed in the presence of variational leakage current sources. The optimization engines are based on both sensitivity-based conjugate gradient method and sequence of linear programming approach.
Sprache englisch
Maße 150 x 220 mm
Gewicht 213 g
Themenwelt Technik Elektrotechnik / Energietechnik
Schlagworte VLSI
ISBN-10 3-8433-8197-6 / 3843381976
ISBN-13 978-3-8433-8197-0 / 9783843381970
Zustand Neuware
Haben Sie eine Frage zum Produkt?
Mehr entdecken
aus dem Bereich
DIN-Normen und Technische Regeln für die Elektroinstallation

von DIN; ZVEH; Burkhard Schulze

Buch | Softcover (2023)
Beuth (Verlag)
CHF 119,95